Product Summary

The MT48LC16M16A2P-75:D is a high-speed CMOS, dynamic random-access memory containing 268,435,456 bits. It is internally configured as a quad-bank DRAM with a synchronous interface (all signals are registered on the positive edge of the clock signal, CLK). The MT48LC16M16A2P-75:D is organized as 8192 rows by 2048 columns by 4bits.

Parametrics

MT48LC16M16A2P-75:D absolute maximum ratings: (1)Voltage on VDD/VDDQ supply relative to VSS VDD/VDDQ: –1 to +4.6 V; (2)Voltage on inputs, NC, or I/O balls relative to VSS VIN: –1 to +4.6V; (3)Storage temperature (plastic) TSTG: –55 +150℃; (4)Power dissipation: 1 W.

Features

MT48LC16M16A2P-75:D features: (1)PC100- and PC133-compliant; (2)Fully synchronous; all signals registered on positive edge of system clock; (3)Internal, pipelined operation; column address can be changed every clock cycle; (4)Internal banks for hiding row access/precharge; (5)Programmable burst lengths: 1, 2, 4, 8, or full page; (6)Auto precharge, includes concurrent auto pre-charge and auto refresh modes; (7)Self refresh mode (not available on AT devices); (8)Auto refresh: 64ms, 8192-cycle (commercial and industrial); 16ms, 8192-cycle (automotive); (9)LVTTL-compatible inputs and outputs; (10)Single +3.3V ±0.3V power supply.

Diagrams

MT48LC16M16A2P-75:D block diagram

Image Part No Mfg Description Data Sheet Download Pricing
(USD)
Quantity
MT48LC16M16A2P-75:D
MT48LC16M16A2P-75:D


IC SDRAM 256MBIT 133MHZ 54TSOPII

Data Sheet

0-1000: $2.43
MT48LC16M16A2P-75:D TR
MT48LC16M16A2P-75:D TR


IC SDRAM 256MBIT 133MHZ 54TSOP

Data Sheet

0-1: $3.76
1-10: $3.43
10-25: $3.36
25-50: $3.34
50-100: $2.99
100-250: $2.98
250-500: $2.80